## Asynchronous Sequential Circuits

## Definitions

Asynchronous circuits: within large synchronous systems, it is often desirable to allow certain subsystems to operate asynchronously to reduce delay and power consumption

Total state: combination of signals that appear at the primary input and delay outputs

Input state: combination of input signals

$$
x_{1}, x_{2}, \ldots, x_{l}
$$

Secondary or internal state: combination of signals at the delay outputs $y_{1}, y_{2}, \ldots, y_{1}$

Secondary or internal variables: $y_{1}, y_{2}, \ldots, y_{k}$


Excitation variables: $Y_{1}, Y_{2}, \ldots, Y_{k}$

## Modes of Operation

Stable state: for a given input state, the circuit is said to be in a stable state if and only if $y_{i}=Y_{i}$ for $i=1,2, \ldots, k$

- In response to a change in the input state: the combinational logic produces a new set of values for the excitation variables, entering an unstable state
- When the secondary variables assume their new values (when y's become equal to the corresponding $Y$ s): the circuit enters its next stable state
- Thus, a transition from one stable state to another occurs only in response to a change in the input state

Fundamental mode: when a change in input values has occurred, no other change in any input value occurs until the circuit enters a stable state

- Single-input change (SIC) fundamental mode: a single input value is allowed to change at a time
- Multiple-input change (MIC) fundamental mode: multiple input values can change at a time


## Hazards

Two type of hazards (glitches): logic and function

- Logic hazards: caused by noninstantaneous changes in circuit signals
- Function hazards: inherent in the functional specification

Hazards pose a fundamental problem: a glitch may be misunderstood by another part of the circuit as a valid transition and cause incorrect behavior

## Design of SIC Hazard-free Circuits

Example: $T(x, y, z)=\sum(2,3,5,7)$

- Static-1 logic hazard (SIC)

(a) Map for $T=x^{\prime} y+x z$.

(b) Gate network.

(c) SIC hazard-free network

Adjacent combinations: differ in the value of a single variable

- E.g., $x^{\prime} y z$ and $x y z$

SIC static logic hazard: transition between a pair of adjacent input combinations, which correspond to identical output values, that may generate a momentary spurious output value

- Occurs when no cube in the K-map contains both combinations
- Solution: cover both combinations with a cube


## Transition/Required Cubes

Transition cube $\left[m_{1}, m_{2}\right.$ ]: set of all minterms that can be reached from minterm $m_{1}$ and ending at minterm $m_{2}$

Example: Transition cube [010,100] contains: 000, 010, 100, 110

Required cube: transition cube that must be included in some product of the sum-of-products realization in order to get rid of the static-1 logic hazard

Example: Required cube is [011,111]


## Static-0/Dynamic Hazard

Since in the sum-of-products realization of a function: no cube for any product term can contain either of the two input combinations involved in a 0->0 output transition, a static-0 logic hazard can only occur if a product term has both $x_{i}$ and $x_{i}$ ' as input literals

- Since there is no need to include such products: such hazards can be trivially avoided

During a $0->1$ output transition: if the 0 may change to 1 and then 0 and finally stabilize at 1 , then the sum-of-products realization is said to have a dynamic 0->1 logic hazard

- Dynamic 1->0 logic hazard is similarly defined

Based on above reasoning: a dynamic $0->1$ and $1->0$ logic hazard is also trivially avoidable in the SIC scenario

## Design of MIC Hazard-free Circuits

MIC scenario: several inputs change values monotonically, i.e., at most once

- If in this process, the function changes values more than once: the transition is said to have a function hazard

Example: Function hazard: dotted arrow; static-1 logic hazard: solid arrow


## Getting Rid of the Static-1 Logic Hazard

Example (contd.): cover the solid arrow with a cube to get rid of the static-1 logic hazard


Avoiding a static-0 logic hazard is trivial: just as in the SIC case

## MIC Dynamic Hazards

Example: solid arrow


Necessary condition for the dynamic transition to be hazard-free

- Make sure each of its $1->1$ subtransitions is also hazard-free: ensured by including these subtransitions in some product of the sum-of-products realization
- Subtransitions: [1110,1111], [1110,0110] - called required cubes of the dynamic transition
- Necessary condition met in this example for these required cubes


## Getting Rid of the Dynamic Hazard

Ensure that no AND gate turns on during the MIC transition

- $G_{1}$ temporarily turns on because product $w z$ intersects the dynamic transition 1110 -> 0111: called illegal intersection
- Dynamic transition called a privileged cube
- During this transition: inputs could be momentarily at 1111 , which is a minterm of wz
- Disallow illegal intersections of privileged cubes: reduce $w z$ to $w y^{\prime} z$

| $y z{ }^{w}$ | 00 | 01 | 11 | 10 |
| :---: | :---: | :---: | :---: | :---: |
| 00 |  |  | (1) |  |
| 01 |  |  | 1 | 1 |
| 11 | 1 | $\lambda$ | 1 | (1) |
| 10 | 1 | 1 | 1 | 1 |




## Eliminating Hazards for an MIC Transition

1->1 MIC transition: must be completely covered by a product term
$0->0$ MIC transition: does not lead to a hazard
$1->0(0->1)$ MIC transition: ensure that every product term that intersects the MIC transition also contains its starting (end) point

To obtain a hazard-free sum-of-products implementation $H$ of function $f$, ensure:

- Each required cube is contained in some implicant of $H$
- No implicant of $H$ illegally intersects any specified dynamic transition
- Such an implicant is called a dynamic-hazard-free implicant (dhf-implicant)
- A dhf-prime implicant is a dhf-implicant not contained in any other dhfimplicant
- This problem requires that we only make use of dhf-prime implicants while covering every required cube in sum-of-products minimization
- Similar to Quine-McCluskey minimization


## Deriving a Hazard-free Sum-of-products

Example:


## Hazard-non-increasing Logic Transformations

Hazard-non-increasing logic transformations: used to derived hazard-free multi-level realization from hazard-free two-level realization

- If the initial circuit is hazard-free: so is the final multi-level circuit
- Associative law and its dual: $(x+y)+z \Leftrightarrow x+(y+z) ;(x y) z \Leftrightarrow x(y z)$
- De Morgan's theorem and its dual: $(x+y)^{\prime} \Leftrightarrow x^{\prime} y^{\prime} ;(x y)^{\prime} \Leftrightarrow x^{\prime}+y^{\prime}$
- Distributive law: $x y+x z=>x(y+z)$
- Absorption law: $x+x y=>x$
- $x+x^{\prime} y=>x+y$ law
- Insertion of inverters at primary inputs and circuit output

Example: AND-OR realization free of dynamic hazard for $1110->0111$

- So is the multi-level realization: $x^{\prime} y+w x+y z^{\prime}+w y^{\prime} z+w y=\left(x^{\prime}+z^{\prime}+w\right) y$ $+w x+w y^{\prime} z$




## Synthesis of SIC Fundamental-mode Circuits

Flow table: analogous to the state table

Example: Consider a sequential circuit with two inputs $x_{1}$ and $x_{2}$ and one output $z$. The initial input state is $x_{1}=x_{2}=0$. The output value is to be 1 if and only if the input state is $x_{1}=x_{2}=1$ and the preceding input state is $x_{1}=0, x_{2}=1$



Partial flow table

| State, output |  |  |  |
| :---: | :---: | :---: | :---: |
| $x_{1} x_{\mathbf{2}}$ |  |  |  |
| 00 | 01 | 11 | 10 |
| $\mathbf{1}, 0$ | 2 | - | 4 |
| 1 | $\mathbf{2 , 0}$ | 3 | - |
| - | 2 | $\mathbf{3 , 1}$ | 4 |
| 1 | - | 5 | $\mathbf{4}, 0$ |
| - | 2 | $\mathbf{5}, 0$ | 4 |

Primitive flow table

## Reduction of Flow Tables

Reduction of primitive flow table has two functions:

- Elimination of redundant stable states
- Merging those stable states which are distinguishable by input states

Example: Rewrite primitive flow table like a state table

|  | State, output |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| $P S$ | $x_{1} x_{2}$ |  |  |  |
|  | 00 | 01 | 11 | 10 |
| $\mathbf{1}$ | $\mathbf{1 , 0}$ | 2 | - | 1 |
| 2 | 1 | 2,0 | 3 | - |
| $\mathbf{3}$ | - | 2 | 3,1 | 4 |
| $\mathbf{4}$ | 1 |  | 5 | $\mathbf{4} .0$ |
| $\mathbf{5}$ | - | 2 | 5,0 | 4 |



Maximal compatibles: $\{(123),(145)\}$

Reduced flow tables |  | State, output |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| $x_{1} x_{2}$ |  |  |  |  |
| 00 | 01 | 11 | 10 |  |
| 1,0 | $\mathbf{2 , 0}$ | $\mathbf{3 , 1}$ | 4,0 |  |
| 1,0 | 2,0 | $\mathbf{5}, 0$ | 4,0 |  |

(a) Closed covering $\{(123),(45)\}$. (b) Closed covering $\{(145),(23)\}$.

## Specifying the Output Symbols

Assignment of output values to the unstable states in the reduced flow table

- When the circuit is to go from one stable state to another stable state associated with the same output value: assign the same output value to the unstable state en route to avoid a momentary opposite value
- When the state changes from one stable state with a given output value to another stable state with a different output value: the transition may be associated with either of these output values
- When the relative timing of the output value change is of no importance: choose the output value so as to minimize logic

| State, output |  |  |  |
| :---: | :---: | :---: | :---: |
| $x_{1} x_{2}$ |  |  |  |
| 00 | 01 | 11 | 10 |
| $\mathbf{1 , 0}$ | 2 | $\mathbf{3 , 0}$ | 4 |
| 1 | $\mathbf{2 , 1}$ | 3 | $\mathbf{4 , 0}$ |
| $\mathbf{5 , 1}$ | 6 | $\mathbf{7 , 1}$ | 8 |
| 5 | $\mathbf{6 , 0}$ | 7 | $\mathbf{8 , 0}$ |

(a) Reduced flow table.

| State, output |  |  |  |
| :---: | :---: | :---: | :---: |
| $x_{1} x_{2}$ |  |  |  |
| 00 | 01 | 11 | 10 |
| $\mathbf{1 , 0}$ | 2,1 | $\mathbf{3 , 0}$ | 4,0 |
| 1,0 | $\mathbf{2 , 1}$ | 3,0 | $\mathbf{4 , 0}$ |
| $\mathbf{5}, 1$ | 6,0 | $\mathbf{7}, 1$ | 8,0 |
| 5,1 | $\mathbf{6 , 0}$ | 7,1 | $\mathbf{8 , 0}$ |

(b) Reduced flow table with output values specified.

## Excitation and Output Tables

Example: Reduced flow table

| State, output |  |  |  |
| :---: | :---: | :---: | :---: |
| $x_{1} x_{2}$ |  |  |  |
| 00 | 01 | 11 | 10 |
| $\mathbf{1}, 0$ | $\mathbf{2}, 0$ | 3,1 | 4,0 |
| 1,0 | 2,0 | $\mathbf{5}, 0$ | $\mathbf{4}, 0$ |

$Y=x_{1} x_{2}{ }^{\prime}+x_{1} y$
$z=x_{1} x_{2} y^{\prime}$

Excitation and output table



## Synthesis Procedure

Synthesis procedure for SIC fundamental-mode asynchronous circuits:

1. Construct a primitive flow table from the verbal description: specify only those output values that are associated with stable states
2. Obtain a minimum-row reduced flow table: use either the merger graph or merger table for this purpose
3. Assign secondary variables to the rows of the reduced flow table and construct excitation and output tables: specify output values associated with unstable states according to design requirements
4. Derive excitation and output functions, and the corresponding hazard-free circuit

## Synthesis Example

Example: Design an asynchronous sequential circuit with two inputs, $x_{1}$ and $x_{2}$, and two outputs, $G$ and $R$, as follows.

- Initially, both input values and both output values are 0
- Whenever $G=0$ and either $x_{1}$ or $x_{2}$ becomes $1, G$ becomes 1
- When the second input becomes $1, R$ becomes 1
- The first input value that changes from 1 to 0 turns $G$ equal to 0
- $R$ becomes 0 when $G$ is 0 and either input value changes from 1 to 0

| State, $G R$ |  |  |  |
| :---: | :---: | :---: | :---: |
| $x_{1} x_{2}$ |  |  |  |
| 00 | 01 | 11 | 10 |
| 1,00 |  |  |  |
|  | 2,10 |  |  |
|  | 3,01 |  |  |
|  |  | 4,11 |  |
|  |  |  | $\mathbf{5 , 1 0}$ |
|  |  |  | 6,01 |

(a) Table containing only stable sLakes.

| State, GR |  |  |  |
| :---: | :---: | :---: | :---: |
| $x_{1} x_{2}$ |  |  |  |
| 00 | 01 | 11 | 10 |
| 1,00 | 2 | - | 5 |
| 1 | 2,10 | 4 | - |
| 1 | 3,01 | 4 | - |
| - | 3 | 4,11 | 6 |
| 1 | - | 4 | $\mathbf{5 , 1 0}$ |
| 1 | - | 1 | $\mathbf{6 , 0 1}$ |

(b) Completed primitive flow table.

## Synthesis Example (Contd.)

Merger graph


Excitation and output table


$$
\begin{aligned}
& Y=\left(x_{1}+x_{2}\right) y+x_{1} x_{2} \\
& G=\left(x_{1}+x_{2}\right) y^{\prime}+x_{1} x_{2} \\
& R=y+x_{1} x_{2}
\end{aligned}
$$

## Races and Cycles

Assignment of the secondary variable values to the rows of the reduced flow table should be such that: the circuit will operate correctly even if different delays are associated with the secondary elements
Race: where a change of more than one secondary variable is required

- Noncritical race: the final state does not depend on the order in which the secondary variables change
- Critical race: the final state reached depends on the order in which the secondary variables change - must always be avoided
- Races can sometimes be avoided by directing the circuit through intermediate unstable states
- Cycle: circuit goes through a unique sequence of unstable states

| $y_{1} y_{2}$ | $Y_{1} Y_{2}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 00 | 01 | 11 | 10 |
| 00 | ,11 | 00 | 10 | 01 |
| 01 | 111 |  |  | 01 |
| 11 | 113 |  |  | , |
| 10 | +11 |  | 10 | 11 |

Illustration of races and cycles

|  | $Y_{1} Y_{2}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| $y_{1} y_{2}$ | $x_{1} x_{2}$ |  |  |  |
|  | 00 | 01 | 11 | 10 |
| 00 | 10 | 00 | 10 | 01 |
| 01 | 10 | 00 | 11 | $\mathbf{0 1}$ |
| 10 | $\mathbf{1 0}$ | 00 | 11 | 10 |
| 11 | 10 | $\mathbf{1 1}$ | $\mathbf{1 1}$ | 10 |

Valid assignment that eliminates critical races

## Methods of Secondary Assignment

Valid state assignment: avoids critical races and undesired cycles

Adjacent states: states whose assignments differ in only one variable

Example: Flow table

|  | State |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| $P S$ | $x_{1} x_{2}$ |  |  |  |
|  | 00 | 01 | 11 | 10 |
| $a$ | $\mathbf{1}$ | 3 | $\mathbf{4}$ | $\mathbf{6}$ |
| $b$ | 1 | 3 | $\mathbf{5}$ | $\mathbf{7}$ |
| $c$ | $\mathbf{2}$ | $\mathbf{3}$ | 5 | 6 |

Transition diagram


Column 00: Row $b$ must be adjacent to row $a$ Column 01: Rows $a$ and $b$ must be adjacent to row $c$
Column 11: Row $c$ must be adjacent to row $b$
Column 10: Row c must be adjacent to row a
If noncritical races are permitted: column 01 requirement may be eliminated ${ }^{23}$

## Secondary Assignment (Contd.)

Avoiding all races: not possible when the transition diagram is a triangle

- Use augmented flow table

| $y_{1} y_{2}$ | $Y_{1} Y_{2}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 00 | 01 | 11 | 10 |
| $a \rightarrow 00$ | 00 |  |  | 00 |
| $b \rightarrow 01$ | 00 | 11 |  | 01 |
| $c \rightarrow 11$ | 11 | 11 |  | 10 |
| $c \rightarrow 10$ | 10 | 10 |  | 00 |

(a) Two assignments to row $c$.

Example: Augmentation of the flow table may require an in increase in the

| $y_{1} y_{2}$ | $x_{1} x_{2}$ | $Y_{1} Y_{2}$ |  |  |
| :---: | :---: | :---: | :---: | ---: |
|  | 00 | 01 | 11 | 10 |
| $a \rightarrow 00$ | $\mathbf{0 0}$ | 01 | $\mathbf{0 0}$ | $\mathbf{0 0}$ |
| $b \rightarrow 01$ | 00 | 11 | $\mathbf{0 1}$ | $\mathbf{0 1}$ |
| $c \rightarrow 11$ | $\mathbf{1 1}$ | $\mathbf{1 1}$ | 01 | 10 |
| 10 | -- | -- | -- | 00 |

(b) Utilizing an unspecified
number of secondary variables

|  | State |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| $P S$ | $x_{1} x_{2}$ |  |  |  |
|  | 00 | 01 | 11 | 10 |
| $a$ | $\mathbf{1}$ | 2 | 4 | $\mathbf{6}$ |
| $b$ | 1 | 3 | $\mathbf{4}$ | $\mathbf{7}$ |
| $c$ | 1 | 2 | $\mathbf{3}$ | $\mathbf{8}$ |
| $d$ | 1 | 3 | 5 | 6 |

Flow table


Transition diagram

| $y_{1} y_{2} y_{3}$ | State |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 00 | 01 | 11 | 10 |
| $a \rightarrow 000$ | 1 | 2 | 4 | 6 |
| $b \rightarrow 001$ | 1 | $3)$ | 4 | 7 |
| $c \rightarrow 010$ | 1 | 2 | 5 | 8 |
| 110 |  |  | 5 |  |
| 111 |  | ) |  |  |
| 101 |  | 35 |  |  |
| $d \rightarrow 100$ | 1 | 3 | 5 | 6 |

Race-free flow table

## Synthesis of Burst-mode Circuits

MIC fundamental-mode machines: several inputs change in a narrow time interval and no further inputs change values until the machine has stabilized

- Narrow time interval: still quite restrictive

Burst-mode machines: also allow several inputs to change values concurrently

- However, all the changes need not occur in a narrow time interval
- They can monotonically change in any order at any time within a given input burst and respond with a set of output value changes, called the output burst
Burst-mode specification: initial values of inputs and outputs can be specified or just assumed to have a default value of 0



## Burst-mode Specification Restrictions

Restrictions on burst-mode specifications:

- Non-empty input bursts: if no input undergoes a transition, the machine remains in its current state
- Maximal set property: no input burst on an outgoing arc from any state must be a subset of an input burst on another outgoing arc from the same state
- Unique entry point: each state should have a unique set of input and output values through which it is entered

Example: Assume in starting state $A, x_{1} x_{2}=00$ and $z_{1} z_{2}=00$

- B: $11 / 11$
- C: 01/10
- D: 10/01



## Flow Table

Example (contd.): Specification


Flow table

|  | Staic, $z_{1} z_{2}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| $P S$ | $x_{1} x_{2}$ |  |  |  |
|  | 00 | 01 | 11 | 10 |
| $A$ | $A, 00$ | $A, 00$ | $B, 11$ | $A, 00$ |
| $B$ |  | $C, 10$ | $B, 11$ |  |
| $C$ | $C, 10$ | $C, 10$ | $C, 10$ | $D, 01$ |
| $D$ | $A, 00$ | - | - | $D, 01$ |

Complete state: the state the machine goes to and corresponding output values
Flow table for a burst-mode specification does not have any function hazards: since the complete state does not change until the full input burst has arrived

- It is always possible to obtain a hazard-free sum-of-products realization $H$ for each secondary variable and output: since for each such variable, the required cube can be included in some product of $H$ and no product of $H$ illegally intersects any privileged cube because all transitions in any row of the flow table have the same complete start state which will be included in the required cubes for these transitions


## Synthesis Example

Example: Specification


Transition diagram State assignment


Excitation and output table

|  | $Y_{1} Y_{2}, z_{1} z_{2}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| $y_{1} y_{2}$ | $x_{1} x_{2}$ |  |  |  |
|  | 00 | 01 | 11 | 10 |
| 00 | 00,00 | 00,00 | 01.11 | 00,00 |
| 01 | - | 11,10 | 01.11 | - |
| 11 | 11,10 | 11,10 | 11.10 | 10,01 |
| 10 | 00,00 | - | - | 10,01 |

## Synthesis Example (Contd.)



## Synthesis Example (Contd.)

Minimal hazard-free sum-of-products

$$
z_{1}=Y_{2}=x_{1} x_{2} y_{1}^{\prime}+x_{1}^{\prime} y_{2}+x_{2} y_{2}
$$



| dhf-prime <br> implicants | Required cubes |  |
| :---: | :---: | :---: |
|  | $x_{1} x_{2} y_{1}^{\prime}$ | $x_{1} x_{2}^{\prime} y_{1}$ |
| $x_{1} x_{2} y_{1}^{\prime}$ | $\times$ |  |
| $x_{1} y_{1}^{\prime} y_{2}$ |  |  |
| $x_{1} x_{2}^{\prime} y_{1}$ |  |  |
| $x_{1} y_{1} y_{2}^{\prime}$ |  |  |
| $x_{1} x_{2} y_{2}^{\prime}$ |  |  |
|  |  |  |

Minimal hazard-free sum-of-products

$$
z_{2}=x_{1} x_{2} y_{1}+^{\prime} x_{1} x_{2} y_{1}{ }^{\prime}
$$

## Synthesis Example (Contd.)

Synthesized circuit:


